

# Pulse Width Modulation Interface

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

## 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

# How to Use This Manual

# 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type         | Description                                                                                                                                                           | Document Title                            | Document No.    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet               | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip) | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual (module)   | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                                     | Document No.    |
|-------------------------------------|-----------------|---------------------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | 9UH0036EJxxxx DMA Controller                      |                 |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller                            | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface                          | R19UH0061EJxxxx |
| System Timer                        | R19UH0055EJxxxx | SDIO Interface                                    | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                                 | R19UH0062EJxxxx |
| Rotator                             | R19UH0057EJxxxx | Unified Serial Interface                          | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                                    | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller                           | R19UH0045EJxxxx |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller                       | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                                     | R19UH0052EJxxxx |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface                  | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface (This manual) | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

# 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

# 3. Register Notation

The symbols and terms used in register diagrams are described below.

# x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7        | 6 | 5         | 4         | 3     | 2   | 11         | 0           |
|----------|---|-----------|-----------|-------|-----|------------|-------------|
| Reserved |   | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|          |   | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |  |  |  |
|----------------|------|-------------|-------------|---------------------------------------------------------------|--|--|--|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |  |  |  |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |
|                | \    |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |  |  |  |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |  |  |  |
|                |      | $\setminus$ |             | SMU to latch data.                                            |  |  |  |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |  |  |  |
|                |      | *1          |             | *3                                                            |  |  |  |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

# 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |
|--------------|----------------------------------------------|
| ACIA         | Asynchronous Communication Interface Adapter |
| bps          | bits per second                              |
| CRC          | Cyclic Redundancy Check                      |
| DMA          | Direct Memory Access                         |
| DMAC         | Direct Memory Access Controller              |
| GSM          | Global System for Mobile Communications      |
| Hi-Z         | High Impedance                               |
| IEBus        | Inter Equipment Bus                          |
| I/O          | Input/Output                                 |
| IrDA         | Infrared Data Association                    |
| LSB          | Least Significant Bit                        |
| MSB          | Most Significant Bit                         |
| NC           | Non-Connect                                  |
| PLL          | Phase Locked Loop                            |
| PWM          | Pulse Width Modulation                       |
| SFR          | Special Function Register                    |
| SIM          | Subscriber Identity Module                   |
| UART         | Universal Asynchronous Receiver/Transmitter  |
| VCO          | Voltage Controlled Oscillator                |

| Abbreviation | Full Form               |
|--------------|-------------------------|
| APB          | Advanced Peripheral Bus |
| GPIO         | General Purpose I/O     |
| INT          | Interrupt               |
| SMU          | System Management Unit  |
| TIM          | Timer Module            |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

# Table of Contents

| 1. Over  | view                                              |    |
|----------|---------------------------------------------------|----|
| 1.1 F    | eatures                                           | 1  |
| 1.2 F    | function Block Diagram                            | 2  |
|          |                                                   |    |
| 2. Pin f | unctions                                          | 3  |
| 3. Regi  | sters                                             | 4  |
| 3.1 R    | legister List                                     | 4  |
| 3.2 R    | legister Details                                  | 6  |
| 3.2.1    | PWM control registers                             | 6  |
| 3.2.2    | PWM setting registers                             |    |
| 3.2.3    | PWM interrupt registers                           | 14 |
| 4 Desc   | ription of Functions                              | 22 |
|          | WM Operation                                      |    |
| 4.1.1    | 1                                                 |    |
| 4.1.2    |                                                   |    |
| 4.1.3    | <del>_</del>                                      |    |
| 4.1.4    |                                                   |    |
| 4.2 Iı   | nterrupt Timing                                   |    |
|          | Slock/Reset                                       |    |
| 4.3.1    |                                                   |    |
| 4.3.2    |                                                   |    |
| 5. Usag  | je                                                | 30 |
| _        | rocedure for Generating Waveform in PWM Interface |    |
| 5.1.1    | <u> </u>                                          |    |
| 5.1.2    | e                                                 |    |
| 5.2 C    | Cautions and Restrictions.                        |    |

R19UH0063EJ0400



# Pulse Width Modulation Interface

EMMA Mobile EV2 Rev.4.00
Dec 21, 2011

# 1. Overview

#### 1.1 Features

The major features of the PWM interface are listed below.

The PWM interface outputs pulse-width-modulated signals. It is mainly used for the beep sound generator, motor control, and LCD modulation control.

- O 2-channel PWM output
- O Waveform generation
  - Three 32-bit counters per channel
  - Delay (DELAY), leading edge (LEDGE), trailing edge (TEDGE), and total cycle (TOTAL) can be defined separately.
  - Modulation by logic operators between counters (AND, OR, XOR) and for each counter (NOT)
- O The number of repetitions can be specified per counter (managed by 16-bit counters).
- O Independent counter clock (clock for generating PWM waveform)

# 1.2 Function Block Diagram

Figure 1-1. Function Block Diagram



Figure 1-2. Function Block Diagram (One channel)



# 2. Pin functions

| Pin Name | I/O    | After Reset | Function   | Alternate Pin Function |
|----------|--------|-------------|------------|------------------------|
| PWM0     | Output | 0           | PWM output | USI4_DI, GPIO_120      |
| PWM1     | Output | 0           | PWM output | USI4_DO, GPIO_121      |

# 3. Registers

# 3.1 Register List

The registers of the audio/voice and PWM interface allow word access only.

Operation is not guaranteed if an attempt is made to execute halfword or byte access.

Do not access the reserved registers.

Base address: E113\_0000H

Table 3-1. PWM Channel 0 Registers

| Address  | Register Name                                      | Register Symbol | R/W | After Reset                |
|----------|----------------------------------------------------|-----------------|-----|----------------------------|
| 0000H    | PWM operation start/stop register                  | PWM_CH0_CTRL    | R/W | 0000_0000H                 |
| 0004H    | PWM0 mode control register                         | PWM_CH0_MODE    | R/W | 0000_0000H                 |
| 0008H to | Reserved                                           | -               | _   | _                          |
| 000CH    |                                                    |                 |     |                            |
| 0010H    | Channel 0 counter 0 delay setting register         | PWM_CH0_DELAY0  | R/W | 0000_0000H                 |
| 0014H    | Channel 0 counter 0 leading edge setting register  | PWM_CH0_LEDGE0  | R/W | 0000_0000H                 |
| 0018H    | Channel 0 counter 0 trailing edge setting register | PWM_CH0_TEDGE0  | R/W | 0000_0000H <sup>Note</sup> |
| 001CH    | Channel 0 counter 0 total cycle setting register   | PWM_CH0_TOTAL0  | R/W | 0000_0000H <sup>Note</sup> |
| 0020H    | Channel 0 counter 0 loop count setting register    | PWM_CH0_LOOP0   | R/W | 0000_0001H <sup>Note</sup> |
| 0024H to | Reserved                                           | -               | _   | _                          |
| 003CH    |                                                    |                 |     |                            |
| 0040H    | Channel 0 counter 1 delay setting register         | PWM_CH0_DELAY1  | R/W | 0000_0000H                 |
| 0044H    | Channel 0 counter 1 leading edge setting register  | PWM_CH0_LEDGE1  | R/W | 0000_0000H                 |
| 0048H    | Channel 0 counter 1 trailing edge setting register | PWM_CH0_TEDGE1  | R/W | 0000_0000H <sup>Note</sup> |
| 004CH    | Channel 0 counter 1 total cycle setting register   | PWM_CH0_TOTAL1  | R/W | 0000_0000H <sup>Note</sup> |
| 0050H    | Channel 0 counter 1 loop count setting register    | PWM_CH0_LOOP1   | R/W | 0000_0001H <sup>Note</sup> |
| 0054H to | Reserved                                           | _               | _   | -                          |
| 007CH    |                                                    |                 |     |                            |
| H0800    | Channel 0 counter 2 delay setting register         | PWM_CH0_DELAY2  | R/W | 0000_0000H                 |
| 0084H    | Channel 0 counter 2 leading edge setting register  | PWM_CH0_LEDGE2  | R/W | 0000_0000H                 |
| 0088H    | Channel 0 counter 2 trailing edge setting register | PWM_CH0_TEDGE2  | R/W | 0000_0000H <sup>Note</sup> |
| 008CH    | Channel 0 counter 2 total cycle setting register   | PWM_CH0_TOTAL2  | R/W | 0000_0000H <sup>Note</sup> |
| 0090H    | Channel 0 counter 2 loop count setting register    | PWM_CH0_LOOP2   | R/W | 0000_0001H <sup>Note</sup> |
| 0094H to | Reserved                                           | -               | -   | -                          |
| 00FCH    |                                                    |                 |     |                            |

**Note** Do not set PWM\_CH0\_TEDGEn, PWM\_CH0\_TOTALn, and PWM\_CH0\_LOOPn to the After Reset value (0000\_0000H). Be sure to use the updated values.

**Remark** The addresses in the above table are relative values from the start address of the areas assigned to PWM control.

Table 3-2. PWM Channel 1 Registers

| Address  | Register Name                                      | Register Symbol | R/W | After Reset                |
|----------|----------------------------------------------------|-----------------|-----|----------------------------|
| 0100H    | PWM operation start/stop register                  | PWM_CH1_CTRL    | R/W | 0000_0000H                 |
| 0104H    | PWM0 mode control register                         | PWM_CH1_MODE    | R/W | 0000_0000H                 |
| 0108H to | Reserved                                           | -               | _   | _                          |
| 010CH    |                                                    |                 |     |                            |
| 0110H    | Channel 1 counter 0 delay setting register         | PWM_CH1_DELAY0  | R/W | 0000_0000H                 |
| 0114H    | Channel 1 counter 0 leading edge setting register  | PWM_CH1_LEDGE0  | R/W | 0000_0000H                 |
| 0118H    | Channel 1 counter 0 trailing edge setting register | PWM_CH1_TEDGE0  | R/W | 0000_0000H <sup>Note</sup> |
| 011CH    | Channel 1 counter 0 total cycle setting register   | PWM_CH1_TOTAL0  | R/W | 0000_0000H <sup>Note</sup> |
| 0120H    | Channel 1 counter 0 loop count setting register    | PWM_CH1_LOOP0   | R/W | 0000_0001H <sup>Note</sup> |
| 0124H to | Reserved                                           | -               | -   | _                          |
| 013CH    |                                                    |                 |     |                            |
| 0140H    | Channel 1 counter 1 delay setting register         | PWM_CH1_DELAY1  | R/W | 0000_0000H                 |
| 0144H    | Channel 1 counter 1 leading edge setting register  | PWM_CH1_LEDGE1  | R/W | 0000_0000H                 |
| 0148H    | Channel 1 counter 1 trailing edge setting register | PWM_CH1_TEDGE1  | R/W | 0000_0000H <sup>Note</sup> |
| 014CH    | Channel 1 counter 1 total cycle setting register   | PWM_CH1_TOTAL1  | R/W | 0000_0000H <sup>Note</sup> |
| 0150H    | Channel 1 counter 1 loop count setting register    | PWM_CH1_LOOP1   | R/W | 0000_0001H <sup>Note</sup> |
| 0154H to | Reserved                                           | _               | _   | =                          |
| 017CH    |                                                    |                 |     |                            |
| 0180H    | Channel 1 counter 2 delay setting register         | PWM_CH1_DELAY2  | R/W | 0000_0000H                 |
| 0184H    | Channel 1 counter 2 leading edge setting register  | PWM_CH1_LEDGE2  | R/W | 0000_0000H                 |
| 0188H    | Channel 1 counter 2 trailing edge setting register | PWM_CH1_TEDGE2  | R/W | 0000_0000H <sup>Note</sup> |
| 018CH    | Channel 1 counter 2 total cycle setting register   | PWM_CH1_TOTAL2  | R/W | 0000_0000H <sup>Note</sup> |
| 0190H    | Channel 1 counter 2 loop count setting register    | PWM_CH1_LOOP2   | R/W | 0000_0001H <sup>Note</sup> |
| 0194H to | Reserved                                           | -               | =   | =                          |
| 03FCH    |                                                    |                 |     |                            |

**Note** Do not set PWM\_CH1\_TEDGEn, PWM\_CH1\_TOTALn, and PWM\_CH1\_LOOPn to the After Reset value (0000\_0000H). Be sure to use the updated values.

Table 3-3. PWM Interrupt Registers

| Address  | Register Name                       | Register Symbol  | R/W | After Reset |
|----------|-------------------------------------|------------------|-----|-------------|
| 0400H    | PWM interrupt status register       | PWM_INTSTATUS    | R   | 0000_0000H  |
| 0404H    | PWM interrupt raw status register   | PWM_INTRAWSTATUS | R   | 0000_0000H  |
| 0408H    | PWM interrupt enable set register   | PWM_INTENSET     | R/W | 0000_0000H  |
| 040CH    | PWM interrupt enable clear register | PWM_INTENCLR     | W   | 0000_0000H  |
| 0410H    | PWM interrupt source clear register | PWM_INTFFCLR     | W   | 0000_0000H  |
| 0414H to | Reserved                            | _                | 1   | -           |
| FFFCH    |                                     |                  |     |             |

# 3.2 Register Details

In the register descriptions, x indicates a channel number and n indicates a counter number. Here, x = 0 or 1 and n = 0 to 2.

# 3.2.1 PWM control registers

#### (1) PWM operation start/stop register

These registers (PWM\_CH0\_CTRL: E113\_0000H, PWM\_CH1\_CTRL: E113\_0100H) starts PWM.

The counter operation starts if the PWM\_START bit is set to 1 after the CMP\_ENn bit (CMP enable) of the PWM\_CHx\_MODE register is set to 1. The counter does not start if the PWM\_START bit is set to 0 even if the CMP\_ENn bit of the PWM\_CHx\_MODE register is set to 1.

If the PWM\_START bit is set to 0 during counter operation, the counter stops after synchronization with PWM\_PWCLKx and PWM\_OUT becomes 0.

The operation status of each counter can be read by using the PWM\_ENn bit.

| 31       | 30       | 29      | 28      | 27    | 26       | 25 | 24        |  |  |
|----------|----------|---------|---------|-------|----------|----|-----------|--|--|
|          | Reserved |         |         |       |          |    |           |  |  |
|          |          |         |         |       |          |    |           |  |  |
| 23       | 22       | 21      | 20      | 19    | 18       | 17 | 16        |  |  |
|          |          |         | Rese    | erved |          |    |           |  |  |
|          |          |         |         |       |          |    |           |  |  |
| 15       | 14       | 13      | 12      | 11    | 10       | 9  | 8         |  |  |
|          |          |         | Rese    | erved |          |    |           |  |  |
|          |          |         |         |       |          |    |           |  |  |
| 7        | 6        | 5       | 4       | 3     | 2        | 1  | 0         |  |  |
| Reserved | PWM_EN2  | PWM_EN1 | PWM_EN0 |       | Reserved |    | PWM_START |  |  |

| Name                      | R/W | Bit No. | After Reset | Function                                                        |
|---------------------------|-----|---------|-------------|-----------------------------------------------------------------|
| Reserved                  | R   | 31:7    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each bit. |
| PWM_EN2 <sup>Note 1</sup> | R   | 6       | 0           | Status of CMP2 counter                                          |
|                           |     |         |             | 0: Counter has stopped                                          |
|                           |     |         |             | 1: Counter is running                                           |
| PWM_EN1 <sup>Note 1</sup> | R   | 5       | 0           | Status of CMP1 counter                                          |
|                           |     |         |             | 0: Counter has stopped                                          |
|                           |     |         |             | 1: Counter is running                                           |
| PWM_EN0 <sup>Note 1</sup> | R   | 4       | 0           | Status of CMP0 counter                                          |
|                           |     |         |             | 0: Counter has stopped                                          |
|                           |     |         |             | 1: Counter is running                                           |
| Reserved                  | R   | 3:1     | 0H          | Reserved. When these bits are read, 0 is returned.              |
| PWM_STARTNote 2           | R/W | 0       | 0           | 0: Counter stops                                                |
|                           |     |         |             | 1: Counter starts                                               |

**Notes 1.** Since the PWM\_ENn bit does not synchronize with the system clock, the value of each status may deviate at the point the signals change.

2. If restarting the counter, set the PWM\_START bit to 0 and then wait for at least three PWM\_PWCLKx clocks.

# 3.2.2 PWM setting registers

#### (1) PWM mode control register

These registers (PWM\_CH0\_MODE: E113\_0004H, PWM\_CH1\_MODE: E113\_0104H) specify the PWM operation mode.

By setting the PWM\_START bit of the PWM\_CTRL register to 1 after enabling the CMP\_ENn bit, the corresponding CMPn starts operating.

Caution Setting this register is prohibited while the counter is running. The operation is not guaranteed if this register is set when the PWM\_START bit of the PWM\_Chx\_CTRL register is set to 1.

| 31       | 30       | 29        | 28      | 27       | 26       | 25        | 24      |
|----------|----------|-----------|---------|----------|----------|-----------|---------|
|          |          |           |         |          |          |           |         |
| 23       | 22       | 21        | 20      | 19       | 18       | 17        | 16      |
|          |          | Rese      | erved   |          |          | MC        | )D      |
| 15       | 14       | 13        | 12      | 11       | 10       | 9         | 8       |
|          |          | Reserved  |         |          | CMP_INV2 | CMP_ATST2 | CMP_EN2 |
|          |          |           |         |          |          |           |         |
| 7        | 6        | 5         | 4       | 3        | 2        | 1         | 0       |
| Reserved | CMP_INV1 | CMP_ATST1 | CMP_EN1 | Reserved | CMP_INV0 | CMP_ATST0 | CMP_EN0 |

(1/2)

| Name      | R/W | Bit No. | After Reset | Function                                                                   |  |  |  |  |
|-----------|-----|---------|-------------|----------------------------------------------------------------------------|--|--|--|--|
| Reserved  | R   | 31:18   | 0000H       | Reserved. When these bits are read, 0 is returned for each bit.            |  |  |  |  |
| MOD       | R/W | 17:16   | 00b         | 00b: OR for compare value signals of CMP0 to CMP2                          |  |  |  |  |
|           |     |         |             | 01b: AND for compare value signals of CMP0 to CMP2                         |  |  |  |  |
|           |     |         |             | 10b: XOR for compare value signals of CMP0 to CMP2                         |  |  |  |  |
| Reserved  | R   | 15:11   | 00H         | Reserved. When these bits are read, 0 is returned for each bit.            |  |  |  |  |
| CMP_INV2  | R/W | 10      | 0           | 0: Output of CMP2 compare result                                           |  |  |  |  |
|           |     |         |             | 1: Inverted output of CMP2 compare result                                  |  |  |  |  |
| CMP_ATST2 | R/W | 9       | 0           | 0: Infinite loop of CMP2 (does not terminate automatically)                |  |  |  |  |
|           |     |         |             | 1: CMP2 automatically terminates after looping the number of times set in  |  |  |  |  |
|           |     |         |             | PWM_CHx_LOOP2.                                                             |  |  |  |  |
| CMP_EN2   | R/W | 8       | 0           | 0: CMP2 disable                                                            |  |  |  |  |
|           |     |         |             | 1: CMP2 operation enable                                                   |  |  |  |  |
|           |     |         |             | If CMP_ATST2 is set to 1, the value automatically becomes 0 after looping. |  |  |  |  |
| Reserved  | R   | 7       | 0           | Reserved. When this bit is read, 0 is returned.                            |  |  |  |  |
| CMP_INV1  | R/W | 6       | 0           | 0: Output of CMP1 compare result                                           |  |  |  |  |
|           |     |         |             | 1: Inverted output of CMP1 compare result                                  |  |  |  |  |
| CMP_ATST1 | R/W | 5       | 0           | 0: Infinite loop of CMP1 (does not terminate automatically)                |  |  |  |  |
|           |     |         |             | 1: CMP1 automatically terminates after looping the number of times set in  |  |  |  |  |
|           |     |         |             | PWM_CHx_LOOP1.                                                             |  |  |  |  |

(2/2)

| Name      | R/W | Bit No. | After Reset | Function                                                                   |
|-----------|-----|---------|-------------|----------------------------------------------------------------------------|
| CMP_EN1   | R/W | 4       | 0           | 0: CMP1 disable                                                            |
|           |     |         |             | 1: CMP1 operation enable                                                   |
|           |     |         |             | If CMP_ATST1 is set to 1, the value automatically becomes 0 after looping. |
| Reserved  | R   | 3       | 0           | Reserved. When this bit is read, 0 is returned.                            |
| CMP_INV0  | R/W | 2       | 0           | 0: Output of CMP0 compare result                                           |
|           |     |         |             | 1: Inverted output of CMP0 compare result                                  |
| CMP_ATST0 | R/W | 1       | 0           | 0: Infinite loop of CMP0 (does not terminate automatically)                |
|           |     |         |             | 1: CMP0 automatically terminates after looping the number of times set in  |
|           |     |         |             | PWM_CHx_LOOP0.                                                             |
| CMP_EN0   | R/W | 0       | 0           | 0: CMP0 disable                                                            |
|           |     |         |             | 1: CMP0 operation enable                                                   |
|           |     |         |             | If CMP_ATST0 is set to 1, the value automatically becomes 0 after looping. |

The PWM output is as follows, depending on the setting of the MOD bit of the PWM\_CHx\_MODE register and the CMP0\_ENn bit of the PWM\_CHx\_MODE register.

|                      | OR Specification   | AND Specification  | XOR Specification  | Setting Prohibited |
|----------------------|--------------------|--------------------|--------------------|--------------------|
|                      | MOD = 00b          | MOD = 01b          | MOD = 10b          | MOD = 11b          |
| CMP0 to CMP2 disable | 0                  | 0                  | 0                  | _                  |
| CMP_EN = 000b        |                    |                    |                    |                    |
| Only CMP0 enable     | CMP0               | CMP0               | CMP0               | _                  |
| CMP_EN = 001b        |                    |                    |                    |                    |
| CMP0 and CMP1 enable | CMP0   CMP1        | CMP0 & CMP1        | CMP0 ^ CMP1        | _                  |
| CMP_EN = 011b        |                    |                    |                    |                    |
| CMP0 to CMP2 enable  | CMP0   CMP1   CMP2 | CMP0 & CMP1 & CMP2 | CMP0 ^ CMP1 ^ CMP2 | _                  |
| CMP_EN = 111b        |                    |                    |                    |                    |

#### (2) Channel x counter n delay setting registers

These registers specify the delay after CMPn starts operating. The starting time of the counter can be delayed for  $PWM_PWCLKn\ cycles \times DELAY$ .

- PWM\_CH0\_DELAY0: E113\_0010H
- PWM\_CH1\_DELAY0: E113\_0110H
- PWM\_CH0\_DELAY1: E113\_0040H
- PWM\_CH1\_DELAY1: E113\_0140H
- PWM\_CH0\_DELAY2: E113\_0080H
- PWM\_CH1\_DELAY2: E113\_0180H

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
|    |    |    | DEI | LAY |    |    |    |
|    |    |    |     |     |    |    |    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|    |    |    | DEI | LAY |    |    |    |
|    |    |    |     |     |    |    |    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
|    |    |    | DEI | LAY |    |    |    |
|    |    |    |     |     |    |    |    |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | DEI | LAY |    |    |    |
|    |    | ·  | ·   |     |    | ·  |    |

| Name  | R/W | Bit No. | After Reset | Function                                                        |  |  |  |  |
|-------|-----|---------|-------------|-----------------------------------------------------------------|--|--|--|--|
| DELAY | R/W | 31:0    | 0000_0000H  | Delay value setting bit                                         |  |  |  |  |
|       |     |         |             | 0000_0000H: No delay. No delay period is set.                   |  |  |  |  |
|       |     |         |             | 0000_0001H: Delays PWM_PWCLK x 1 cycle from the reference time  |  |  |  |  |
|       |     |         |             | (delays for 83.3 ns).                                           |  |  |  |  |
|       |     |         |             | 0000_0002H: Delays PWM_PWCLK × 2 cycles from the reference time |  |  |  |  |
|       |     |         |             | (delays for 166.6 ns).                                          |  |  |  |  |
|       |     |         |             | :                                                               |  |  |  |  |
|       |     |         |             | 0000_FFFFH: Delays PWM_PWCLK × 66,535 cycles from the reference |  |  |  |  |
|       |     |         |             | time (delays for 5.5423 ms).                                    |  |  |  |  |
|       |     |         |             | :                                                               |  |  |  |  |
|       |     |         |             | FFFF_FFFFH: Delays PWM_PWCLK x 4,294,967,295 cycles from the    |  |  |  |  |
|       |     |         |             | reference time (delays for 357.7707757 s).                      |  |  |  |  |

**Remark** The values in parentheses refer to when the frequency of PWM\_PWCLKx is 12 MHz.

#### (3) Channel x counter n leading edge setting registers

These registers specify the leading edge of counter n. A low level (high level if inverted) is output from CMPn for the period of PWM\_PWCLKn cycles × LEDGE from the next cycle after the delay period has finished. See **Figure 4-1 Timing When Only Counter 0 Runs.** 

- PWM\_CH0\_LEDGE0: E113\_0014H
- PWM\_CH1\_LEDGE0: E113\_0114H
- PWM\_CH0\_LEDGE1: E113\_0044H
- PWM\_CH1\_LEDGE1: E113\_0144H
- PWM\_CH0\_LEDGE2: E113\_0084H
- PWM\_CH1\_LEDGE2: E113\_0184H

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|-----|-----|----|----|----|--|--|--|--|
|    | LEDGE |    |     |     |    |    |    |  |  |  |  |
|    |       |    |     |     |    |    |    |  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
|    | LEDGE |    |     |     |    |    |    |  |  |  |  |
|    |       |    |     |     |    |    | _  |  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
|    |       |    | LEI | OGE |    |    |    |  |  |  |  |
|    |       |    |     |     |    |    | _  |  |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
|    |       |    | LEC | OGE |    |    |    |  |  |  |  |

| Name                  | R/W | Bit No. | After Reset | Function                                                           |  |  |  |  |
|-----------------------|-----|---------|-------------|--------------------------------------------------------------------|--|--|--|--|
| LEDGE <sup>Note</sup> | R/W | 31:0    | 0000_0000H  | Leading edge period setting bit                                    |  |  |  |  |
|                       |     |         |             | 0000_0000H: No LEDGE period when this value is set.                |  |  |  |  |
|                       |     |         |             | 0000_0001H: Outputs low level for PWM_PWCLK x 1 cycle (83.3 ns).   |  |  |  |  |
|                       |     |         |             | 0000_0002H: Outputs low level for PWM_PWCLK x 2 cycles (166.6 ns). |  |  |  |  |
|                       |     |         |             | :                                                                  |  |  |  |  |
|                       |     |         |             | 0000_FFFFH: Outputs low level for PWM_PWCLK x 66,535 cycles        |  |  |  |  |
|                       |     |         |             | (5.5423 ms).                                                       |  |  |  |  |
|                       |     |         |             | :                                                                  |  |  |  |  |
|                       |     |         |             | FFFF_FFFFH: Outputs low level for PWM_PWCLK x 4,294,967,295 cycles |  |  |  |  |
|                       |     |         |             | (357.7707757 s).                                                   |  |  |  |  |

**Note** The following restriction applies:  $PWM\_CHx\_LEDGEn < PWM\_CHx\_TEDGEn \le PWM\_CHx\_TOTALn$ .

**Remark** The values in the parentheses refer to when the frequency of PWM\_PWCLKx is 12 MHz.

#### (4) Channel x counter n trailing edge setting registers

These registers specify the trailing edge of counter n. A high level (low level if inverted) is output from CMPn for the period specified by TEDGE from the next cycle after the LEDGE period has finished.

The pulse width is the period of the PWM\_PWCLK cycles  $\times$  (TEDGE – LEDGE). See **Figure 4-1 Timing** When Only Counter 0 Runs.

- PWM\_CH0\_TEDGE0: E113\_0018H
- PWM\_CH1\_TEDGE0: E113\_0118H
- PWM\_CH0\_TEDGE1: E113\_0048H
- PWM\_CH1\_TEDGE1: E113\_0148H
- PWM\_CH0\_TEDGE2: E113\_0088H
- PWM\_CH1\_TEDGE2: E113\_0188H

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |  |
|----|-------|----|-----|-----|----|----|----|--|--|--|--|--|
|    | TEDGE |    |     |     |    |    |    |  |  |  |  |  |
|    |       |    |     |     |    |    |    |  |  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |  |
|    | TEDGE |    |     |     |    |    |    |  |  |  |  |  |
| •  |       |    |     |     |    |    |    |  |  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |  |
|    |       |    | TE  | OGE |    |    |    |  |  |  |  |  |
|    |       |    |     |     |    |    |    |  |  |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |  |
|    |       |    | TEC | OGE |    |    |    |  |  |  |  |  |

| Name        | R/W | Bit No. | After Reset                  | Function                                                            |  |  |  |  |
|-------------|-----|---------|------------------------------|---------------------------------------------------------------------|--|--|--|--|
| TEDGENote 1 | R/W | 31:0    | 0000_0000H <sup>Note 2</sup> | Trailing edge period setting bit                                    |  |  |  |  |
|             |     |         |                              | The following is output when LEDGE = 0.                             |  |  |  |  |
|             |     |         |                              | 0000_0000H: Setting prohibitedNote 2                                |  |  |  |  |
|             |     |         |                              | 0000_0001H: Outputs high level for PWM_PWCLK × 1 cycle (83.3 ns).   |  |  |  |  |
|             |     |         |                              | 0000_0002H: Outputs high level for PWM_PWCLK x 2 cycles (166.6 ns). |  |  |  |  |
|             |     |         |                              | :                                                                   |  |  |  |  |
|             |     |         |                              | 0000_FFFFH: Outputs high level for PWM_PWCLK x 66,535 cycles        |  |  |  |  |
|             |     |         |                              | (5.5423 ms).                                                        |  |  |  |  |
|             |     |         |                              | :                                                                   |  |  |  |  |
|             |     |         |                              | FFFF_FFFFH: Outputs high level for PWM_PWCLK × 4,294,967,295        |  |  |  |  |
|             |     |         |                              | cycles (357.7707757 s).                                             |  |  |  |  |

Notes 1. The following restriction applies: PWM\_CHx\_LEDGEn < PWM\_CHx\_TEDGEn ≤ PWM\_CHx\_TOTALn.

2. Setting of After Reset value (0000\_0000H) is prohibited if PWM\_CHx\_LEDGEn is set to 0. Be sure to use the updated value.

Remark The values in the parentheses refer to when the frequency of PWM\_PWCLKx is 12 MHz.

#### (5) Channel x counter n total cycle setting registers

These registers specify one cycle of counter n. The length of one cycle is PWM\_PWCLK cycles  $\times$  TOTAL. Setting 0000\_0000H is prohibited. The operation is not guaranteed if this value is set.

- PWM\_CH0\_TOTAL0: E113\_001CH
- PWM\_CH1\_TOTAL0: E113\_011CH
- PWM\_CH0\_TOTAL1: E113\_004CH
- PWM\_CH1\_TOTAL1: E113\_014CH
- PWM\_CH0\_TOTAL2: E113\_008CH
- PWM\_CH1\_TOTAL2: E113\_018CH

| 31 | 30    | 29 | 28 | 27  | 26 | 25 | 24 |  |  |  |  |  |
|----|-------|----|----|-----|----|----|----|--|--|--|--|--|
|    | TOTAL |    |    |     |    |    |    |  |  |  |  |  |
|    |       |    |    |     |    |    |    |  |  |  |  |  |
| 23 | 22    | 21 | 20 | 19  | 18 | 17 | 16 |  |  |  |  |  |
|    | TOTAL |    |    |     |    |    |    |  |  |  |  |  |
|    |       |    |    |     |    |    |    |  |  |  |  |  |
| 15 | 14    | 13 | 12 | 11  | 10 | 9  | 8  |  |  |  |  |  |
|    |       |    | TO | TAL |    |    |    |  |  |  |  |  |
|    |       |    |    |     |    |    |    |  |  |  |  |  |
| 7  | 6     | 5  | 4  | 3   | 2  | 1  | 0  |  |  |  |  |  |
|    |       |    | TO | TAL |    |    |    |  |  |  |  |  |

| Name        | R/W | Bit No. | After Reset                  |                       | Function                                     |
|-------------|-----|---------|------------------------------|-----------------------|----------------------------------------------|
| TOTALNote 1 | R/W | 31:0    | 0000_0000H <sup>Note 2</sup> | Total cycle setting b | oit                                          |
|             |     |         |                              | 0000_0000H: Sett      | ting prohibited <sup>Note 2</sup>            |
|             |     |         |                              | 0000_0001H: The       | e cycle is PWM_PWCLK x 1 cycle (83.3 ns)     |
|             |     |         |                              | 0000_0002H: The       | e cycle is PWM_PWCLK x 2 cycles (166.6 ns)   |
|             |     |         |                              |                       | :                                            |
|             |     |         |                              | 0000_FFFFH: The       | e cycle is PWM_PWCLK x 66,535 cycles (5.5423 |
|             |     |         |                              | ms)                   |                                              |
|             |     |         |                              |                       | :                                            |
|             |     |         |                              | FFFF_FFFFH: The       | e cycle is PWM_PWCLK x 4,294,967,295 cycles  |
|             |     |         |                              | (357                  | 7.7707757 s)                                 |

**Notes 1.** The following restriction applies: PWM\_CHx\_LEDGEn < PWM\_CHx\_TEDGEn ≤ PWM\_CHx\_TOTALn.

2. Setting of After Reset value (0000\_0000H) is prohibited. Be sure to use the updated value.

Remark The values in the parentheses refer to when the frequency of PWM\_PWCLKx is 12 MHz.

#### (6) Channel x counter n loop count setting register

These registers specify the number of cycles to be repeated. The counter automatically stops after repetition is over.

- PWM\_CH0\_LOOP0: E113\_0020H
- PWM\_CH1\_LOOP0: E113\_0120H
- PWM\_CH0\_LOOP1: E113\_0050H
- PWM\_CH1\_LOOP1: E113\_0150H
- PWM\_CH0\_LOOP2: E113\_0090H
- PWM\_CH1\_LOOP2: E113\_0190H

| 31 | 30 | 29 | 28   | 27    | 26 | 25 | 24 |
|----|----|----|------|-------|----|----|----|
|    |    |    | Rese | erved |    |    |    |
|    |    |    |      |       |    |    |    |
| 23 | 22 | 21 | 20   | 19    | 18 | 17 | 16 |
|    |    |    | Rese | erved |    |    |    |
|    |    |    |      |       |    |    |    |
| 15 | 14 | 13 | 12   | 11    | 10 | 9  | 8  |
|    |    |    | LO   | ОР    |    |    |    |
|    |    |    |      |       |    |    |    |
| 7  | 6  | 5  | 4    | 3     | 2  | 1  | 0  |
|    |    |    | LO   | OP    |    |    |    |

| Name                   | R/W | Bit No. | After Reset             | Function                                                        |
|------------------------|-----|---------|-------------------------|-----------------------------------------------------------------|
| Reserved               | R/W | 31:16   | 0000H                   | Reserved. When these bits are read, 0 is returned for each bit. |
| LOOP <sup>Note 1</sup> | R/W | 15:0    | 0001H <sup>Note 2</sup> | 0000H: Setting prohibited <sup>Note 2</sup>                     |
|                        |     |         |                         | 0001H: The counter stops after one count.                       |
|                        |     |         |                         | 0002H: The counter stops after two repetitions.                 |
|                        |     |         |                         | :                                                               |
|                        |     |         |                         | FFFFH: The cycle counter stops after 66,535 repetitions.        |

Notes 1. The counter does not automatically stop if the CMP\_ATSTn bit of the PWM\_CHx\_MODE register is set to 0 even if a value is set. If the CMP\_ATSTn bit is set to 1, setting 0000H is prohibited. Be sure to set a value of 1 or more.

2. Setting of the value after reset (0000\_0000H) is prohibited. Be sure to use the updated value.

# 3.2.3 PWM interrupt registers

The PWM interface has two interrupts for each counter.

- Count completion interrupt: Generated for each count until the counter reaches the total cycle.
- Loop completion interrupt: Generated when the specified number of loops are complete when loops are specified.

The PWM\_INT pin outputs each ORed interrupt status (PWM\_INTSTATUS) signal.

#### (1) PWM interrupt status register

This register (PWM\_INTSTATUS: E113\_0400H) indicates the status of the interrupt sources that are enabled in the PWM\_INTENSET register.

If a source is disabled, 0 is read.

| 31 | 30     | 29         | 28         | 27         | 26         | 25         | 24         |  |  |  |
|----|--------|------------|------------|------------|------------|------------|------------|--|--|--|
|    |        |            | Reserved   |            |            |            |            |  |  |  |
|    |        |            |            |            |            |            |            |  |  |  |
| 23 | 22     | 21         | 20         | 19         | 18         | 17         | 16         |  |  |  |
|    |        |            | Rese       | erved      |            |            |            |  |  |  |
|    |        |            |            |            |            |            |            |  |  |  |
| 15 | 14     | 13         | 12         | 11         | 10         | 9          | 8          |  |  |  |
| Re | served | Ch1_CMP2_  | Ch1_CMP2_  | Ch1_CMP1_  | Ch1_CMP1_  | Ch1_CMP0_  | Ch1_CMP0_  |  |  |  |
|    |        | LENDSTATUS | CENDSTATUS | LENDSTATUS | CENDSTATUS | LENDSTATUS | CENDSTATUS |  |  |  |
|    |        |            |            |            |            |            |            |  |  |  |
| 7  | 6      | 5          | 4          | 3          | 2          | 1          | 0          |  |  |  |
| Re | served | Ch0_CMP2_  | Ch0_CMP2_  | Ch0_CMP1_  | Ch0_CMP1_  | Ch0_CMP0_  | Ch0_CMP0_  |  |  |  |
|    |        | LENDSTATUS | CENDSTATUS | LENDSTATUS | CENDSTAUS  | LENDSTATUS | CENDSTATU  |  |  |  |
|    |        |            |            |            |            |            | S          |  |  |  |

(1/2)

| Name                | R/W | Bit No. | After Reset | Function                                                           |
|---------------------|-----|---------|-------------|--------------------------------------------------------------------|
| Reserved            | R   | 31:14   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.    |
| Ch1_CMP2_LENDSTATUS | R   | 13      | 0           | Indicates the status of the loop completion interrupt for CMP2 on  |
|                     |     |         |             | channel 1.                                                         |
| Ch1_CMP2_CENDSTATUS | R   | 12      | 0           | Indicates the status of the count completion interrupt for CMP2 on |
|                     |     |         |             | channel 1.                                                         |
| Ch1_CMP1_LENDSTATUS | R   | 11      | 0           | Indicates the status of the loop completion interrupt for CMP1 on  |
|                     |     |         |             | channel 1.                                                         |
| Ch1_CMP1_CENDSTATUS | R   | 10      | 0           | Indicates the status of the count completion interrupt for CMP1 on |
|                     |     |         |             | channel 1.                                                         |
| Ch1_CMP0_LENDSTATUS | R   | 9       | 0           | Indicates the status of the loop completion interrupt for CMP0 on  |
|                     |     |         |             | channel 1.                                                         |
| Ch1_CMP0_CENDSTATUS | R   | 8       | 0           | Indicates the status of the count completion interrupt for CMP0 on |
|                     |     |         |             | channel 1.                                                         |

(2/2)

| Name                | R/W | Bit No. | After Reset | Function                                                                      |
|---------------------|-----|---------|-------------|-------------------------------------------------------------------------------|
| Reserved            | R   | 7:6     | ОН          | Reserved. When these bits are read, 0 is returned for each bit.               |
| Ch0_CMP2_LENDSTATUS | R   | 5       | 0           | Indicates the status of the loop completion interrupt for CMP2 on channel 0.  |
| Ch0_CMP2_CENDSTATUS | R   | 4       | 0           | Indicates the status of the count completion interrupt for CMP2 on channel 0. |
| Ch0_CMP1_LENDSTATUS | R   | 3       | 0           | Indicates the status of the loop completion interrupt for CMP1 on channel 0.  |
| Ch0_CMP1_CENDSTAUS  | R   | 2       | 0           | Indicates the status of the count completion interrupt for CMP1 on channel 0. |
| Ch0_CMP0_LENDSTATUS | R   | 1       | 0           | Indicates the status of the loop completion interrupt for CMP0 on channel 0.  |
| Ch0_CMP0_CENDSTATUS | R   | 0       | 0           | Indicates the status of the count completion interrupt for CMP0 on channel 0. |

**Remark** 0: No interrupt request was issued.

1: An interrupt request was issued.

#### (2) PWM interrupt raw status register

This register (PWM\_INTRAWSTATUS: E113\_0404H) indicates the interrupt source, regardless of whether the interrupt source is enabled in PWM\_INTENSET.

A pending interrupt source can be monitored by reading this register.

| 31 | 30      | 29        | 28        | 27        | 26        | 25        | 24        |
|----|---------|-----------|-----------|-----------|-----------|-----------|-----------|
|    |         |           | Rese      | erved     |           |           |           |
|    |         |           |           |           |           |           |           |
| 23 | 22      | 21        | 20        | 19        | 18        | 17        | 16        |
|    |         |           | Rese      | erved     |           |           |           |
|    |         |           |           |           |           |           |           |
| 15 | 14      | 13        | 12        | 11        | 10        | 9         | 8         |
| Re | eserved | CH1_CMP2_ | CH1_CMP2_ | CH1_CMP1_ | CH1_CMP1_ | CH1_CMP0_ | CH1_CMP0_ |
|    |         | LEND_RAWS | CEND_RAWS | LEND_RAWS | CEND_RAWS | LEND_RAWS | CEND_RAWS |
|    |         | TATUS     | TATUS     | TATUS     | TATUS     | TATUS     | TATUS     |
|    |         |           |           |           |           |           |           |
| 7  | 6       | 5         | 4         | 3         | 2         | 1         | 0         |
| Re | eserved | CH0_CMP2_ | CH0_CMP2_ | CH0_CMP1_ | CH0_CMP1_ | CH0_CMP0_ | CH0_CMP0_ |
|    |         | LEND_RAWS | CEND_RAWS | LEND_RAWS | CEND_RAWS | LEND_RAWS | CEND_RAWS |
|    |         | TATUS     | TATUS     | TATUS     | TATUS     | TATUS     | TATUS     |

(1/2)

| Name                    | R/W | Bit No. | After Reset | Function                                                            |
|-------------------------|-----|---------|-------------|---------------------------------------------------------------------|
| Reserved                | R   | 31:14   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.     |
| CH1_CMP2_LEND_RAWSTATUS | R   | 13      | 0           | Indicates the raw status of the loop completion interrupt for CMP2  |
|                         |     |         |             | on channel 1.                                                       |
| CH1_CMP2_CEND_RAWSTATUS | R   | 12      | 0           | Indicates the raw status of the count completion interrupt for CMP2 |
|                         |     |         |             | on channel 1.                                                       |
| CH1_CMP1_LEND_RAWSTATUS | R   | 11      | 0           | Indicates the raw status of the loop completion interrupt for CMP1  |
|                         |     |         |             | on channel 1.                                                       |
| CH1_CMP1_CEND_RAWSTATUS | R   | 10      | 0           | Indicates the raw status of the count completion interrupt for CMP1 |
|                         |     |         |             | on channel 1.                                                       |
| CH1_CMP0_LEND_RAWSTATUS | R   | 9       | 0           | Indicates the raw status of the loop completion interrupt for CMP0  |
|                         |     |         |             | on channel 1.                                                       |
| CH1_CMP0_CEND_RAWSTATUS | R   | 8       | 0           | Indicates the raw status of the count completion interrupt for CMP0 |
|                         |     |         |             | on channel 1.                                                       |
| Reserved                | R   | 7:6     | OН          | Reserved. When these bits are read, 0 is returned for each bit.     |
| CH0_CMP2_LEND_RAWSTATUS | R   | 5       | 0           | Indicates the raw status of the loop completion interrupt for CMP2  |
|                         |     |         |             | on channel 0.                                                       |
| CH0_CMP2_CEND_RAWSTATUS | R   | 4       | 0           | Indicates the raw status of the count completion interrupt for CMP2 |
|                         |     |         |             | on channel 0.                                                       |
| CH0_CMP1_LEND_RAWSTATUS | R   | 3       | 0           | Indicates the raw status of the loop completion interrupt for CMP1  |
|                         |     |         |             | on channel 0.                                                       |
| CH0_CMP1_CEND_RAWSTATUS | R   | 2       | 0           | Indicates the raw status of the count completion interrupt for CMP1 |
|                         |     |         |             | on channel 0.                                                       |

(2/2)

| Name                    | R/W | Bit No. | After Reset | Function                                                                          |
|-------------------------|-----|---------|-------------|-----------------------------------------------------------------------------------|
| CH0_CMP0_LEND_RAWSTATUS | R   | 1       | 0           | Indicates the raw status of the loop completion interrupt for CMP0 on channel 0.  |
| CH0_CMP0_CEND_RAWSTATUS | R   | 0       | 0           | Indicates the raw status of the count completion interrupt for CMP0 on channel 0. |

Caution If an interrupt source is set and cleared at the same time, setting takes precedence. However, if the setting interval for the same source is "PWM\_PCLK cycle × 4 + PWM\_PWCLKx cycle × 4" or shorter, the source may not be set after the source is cleared. In this case, the source is set at the next source setting timing.

**Remark** 0: No interrupt request was issued.

1: An interrupt request was issued.

# (3) PWM interrupt enable set register

This register (PWM\_INTENSET: E113\_0408H) enables the interrupts. The register values are updated only for the bits to which 1 is set. The current enable/disable status can be checked by reading this register.

| 31  | 30     | 29        | 28        | 27        | 26        | 25        | 24        |
|-----|--------|-----------|-----------|-----------|-----------|-----------|-----------|
|     |        |           | Rese      | erved     |           |           |           |
|     |        |           |           |           |           |           |           |
| 23  | 22     | 21        | 20        | 19        | 18        | 17        | 16        |
|     |        |           | Rese      | erved     |           |           |           |
|     |        |           |           |           |           |           |           |
| 15  | 14     | 13        | 12        | 11        | 10        | 9         | 8         |
| Res | served | CH1_CMP2_ | CH1_CMP2_ | CH1_CMP1_ | CH1_CMP1_ | CH1_CMP0_ | CH1_CMP0_ |
|     |        | LENDSET   | CENDSET   | LENDSET   | CENDSET   | LENDSET   | CENDSET   |
|     |        |           |           |           |           |           |           |
| 7   | 6      | 5         | 4         | 3         | 2         | 1         | 0         |
| Res | served | CH0_CMP2_ | CH0_CMP2_ | CH0_CMP1_ | CH0_CMP1_ | CH0_CMP0_ | CH0_CMP0_ |
|     |        | LENDSET   | CENDSET   | LENDSET   | CENDSET   | LENDSET   | CENDSET   |

(1/2)

| Name             | R/W | Bit No. | After Reset | Function                                                              |
|------------------|-----|---------|-------------|-----------------------------------------------------------------------|
| Reserved         | R   | 31:14   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.       |
| CH1_CMP2_LENDSET | R/W | 13      | 0           | Controls whether to enable the loop completion interrupt for CMP2 on  |
|                  |     |         |             | channel 1.                                                            |
| CH1_CMP2_CENDSET | R/W | 12      | 0           | Controls whether to enable the count completion interrupt for CMP2 on |
|                  |     |         |             | channel 1.                                                            |
| CH1_CMP1_LENDSET | R/W | 11      | 0           | Controls whether to enable the loop completion interrupt for CMP1 on  |
|                  |     |         |             | channel 1.                                                            |
| CH1_CMP1_CENDSET | R/W | 10      | 0           | Controls whether to enable the count completion interrupt for CMP1 on |
|                  |     |         |             | channel 1.                                                            |
| CH1_CMP0_LENDSET | R/W | 9       | 0           | Controls whether to enable the loop completion interrupt for CMP0 on  |
|                  |     |         |             | channel 1.                                                            |
| CH1_CMP0_CENDSET | R/W | 8       | 0           | Controls whether to enable the count completion interrupt for CMP0 on |
|                  |     |         |             | channel 1.                                                            |
| Reserved         | R   | 7:6     | 0H          | Reserved. When these bits are read, 0 is returned for each bit.       |
| CH0_CMP2_LENDSET | R/W | 5       | 0           | Controls whether to enable the loop completion interrupt for CMP2 on  |
|                  |     |         |             | channel 0.                                                            |
| CH0_CMP2_CENDSET | R/W | 4       | 0           | Controls whether to enable the count completion interrupt for CMP2 on |
|                  |     |         |             | channel 0.                                                            |
| CH0_CMP1_LENDSET | R/W | 3       | 0           | Controls whether to enable the loop completion interrupt for CMP1 on  |
|                  |     |         |             | channel 0.                                                            |
| CH0_CMP1_CENDSET | R/W | 2       | 0           | Controls whether to enable the count completion interrupt for CMP1 on |
|                  |     |         |             | channel 0.                                                            |
| CH0_CMP0_LENDSET | R/W | 1       | 0           | Controls whether to enable the loop completion interrupt for CMP0 on  |
|                  |     |         |             | channel 0.                                                            |

(2/2)

| Name             | R/W | Bit No. | After Reset | Function                                                              |
|------------------|-----|---------|-------------|-----------------------------------------------------------------------|
| CH0_CMP0_CENDSET | R/W | 0       | 0           | Controls whether to enable the count completion interrupt for CMP0 on |
|                  |     |         |             | channel 0.                                                            |

**Remark** When written: The interrupt enable bit is set or retained.

1: The interrupt enable bit is set.

0: The interrupt enable bit is retained.

When read: The status of the interrupt enable bit is indicated.

1: Interrupt request issuance is enabled.

0: Interrupt request issuance is disabled.

#### (4) PWM interrupt enable clear register

This register (PWM\_INTENCLR: E113\_040CH) clears the interrupt source enable bits. The register values are updated only for the bits to which 1 is set. 0 is returned when this register is read since it is write-only.

| 31   | 30   | 29         | 28 27      |            | 26         | 25         | 24             |
|------|------|------------|------------|------------|------------|------------|----------------|
|      |      |            | Rese       | erved      |            |            |                |
| 23   | 22   | 21         | 20         | 19         | 18         | 17         | 16             |
|      |      |            | Rese       | erved      |            |            |                |
| 15   | 14   | 13         | 12         | 11         | 10         | 9          | 8              |
| Rese | rved | CH1_CMP2_  | CH1_CMP2_  | CH1_CMP1_  | CH1_CMP1_  | CH1_CMP0_  | CH1_CMP0_      |
|      |      | LEND_ENCLR | CEND_ENCLR | LEND_ENCLR | CEND_ENCLR | LEND_ENCLR | CEND_ENCL<br>R |
| 7    | 6    | 5          | 4          | 3          | 2          | 1          | 0              |
| Rese | rved | CH0_CMP2_  | CH0_CMP2_  | CH0_CMP1_  | CH0_CMP1_  | CH0_CMP0_  | CH0_CMP0_      |
|      |      | LEND_ENCLR | CEND_ENCLR | LEND_ENCLR | CEND_ENCLR | LEND_ENCLR | CEND_ENCL      |
|      |      |            |            |            |            |            | R              |

| Name                | R/W | Bit No. | After Reset | Function                                                                |
|---------------------|-----|---------|-------------|-------------------------------------------------------------------------|
| Reserved            | R   | 31:14   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.         |
| CH1_CMP2_LEND_ENCLR | W   | 13      | 0           | Clears the loop completion interrupt enable bit for CMP2 on channel 1.  |
| CH1_CMP2_CEND_ENCLR | W   | 12      | 0           | Clears the count completion interrupt enable bit for CMP2 on channel 1. |
| CH1_CMP1_LEND_ENCLR | W   | 11      | 0           | Clears the loop completion interrupt enable bit for CMP1 on channel 1.  |
| CH1_CMP1_CEND_ENCLR | W   | 10      | 0           | Clears the count completion interrupt enable bit for CMP1 on channel 1. |
| CH1_CMP0_LEND_ENCLR | W   | 9       | 0           | Clears the loop completion interrupt enable bit for CMP0 on channel 1.  |
| CH1_CMP0_CEND_ENCLR | W   | 8       | 0           | Clears the count completion interrupt enable bit for CMP0 on channel 1. |
| Reserved            | R   | 7:6     | 0H          | Reserved. When these bits are read, 0 is returned for each bit.         |
| CH0_CMP2_LEND_ENCLR | W   | 5       | 0           | Clears the loop completion interrupt enable bit for CMP2 on channel 0.  |
| CH0_CMP2_CEND_ENCLR | W   | 4       | 0           | Clears the count completion interrupt enable bit for CMP2 on channel 0. |
| CH0_CMP1_LEND_ENCLR | W   | 3       | 0           | Clears the loop completion interrupt enable bit for CMP1 on channel 0.  |
| CH0_CMP1_CEND_ENCLR | W   | 2       | 0           | Clears the count completion interrupt enable bit for CMP1 on channel 0. |
| CH0_CMP0_LEND_ENCLR | W   | 1       | 0           | Clears the loop completion interrupt enable bit for CMP0 on channel 0.  |
| CH0_CMP0_CEND_ENCLR | W   | 0       | 0           | Clears the count completion interrupt enable bit for CMP0 on channel 0. |

Remark 1: The interrupt enable bit is cleared (interrupt masked).

0: The interrupt enable bit is retained.

#### (5) PWM interrupt source clear register

This register (PWM\_INTFFCLR: E113\_0410H) clears the generated interrupt sources. The register values are updated only for the bits to which 1 is set. 0 is returned when this register is read since it is write-only.

| 31 | 30       | 29         | 28         | 27         | 26         | 25         | 24         |
|----|----------|------------|------------|------------|------------|------------|------------|
|    |          |            | Rese       | erved      |            |            |            |
| 23 | 22       | 21         | 20         | 19         | 18         | 17         | 16         |
|    |          |            | Rese       | erved      |            |            |            |
| 15 | 14       | 13         | 12         | 11         | 10         | 9          | 8          |
| F  | Reserved | CH1_CMP2_  | CH1_CMP2_  | CH1_CMP1_  | CH1_CMP1_  | CH1_CMP0_  | CH1_CMP0_  |
|    |          | LEND_FFCLR | CEND_FFCLR | LEND_FFCLR | CEND_FFCLR | LEND_FFCLR | CEND_FFCLR |
| 7  | 2        | F          | 4          | 2          | 2          | 4          | 0          |
| /  | 6        | 5          | 4          | 3          | 2          | 1          | 0          |
| F  | Reserved | CH0_CMP2_  | CH0_CMP2_  | CH0_CMP1_  | CH0_CMP1_  | CH0_CMP0_  | CH0_CMP0_  |
|    |          | LEND_FFCLR | CEND_FFCLR | LEND_FFCLR | CEND_FFCLR | LEND_FFCLR | CEND_FFCLR |

| Name                | R/W | Bit No. | After Reset | Function                                                               |
|---------------------|-----|---------|-------------|------------------------------------------------------------------------|
| Reserved            | R   | 31:14   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.        |
| CH1_CMP2_LEND_FFCLR | W   | 13      | 0           | Clears the loop completion interrupt source bit for CMP2 on channel 1. |
| CH1_CMP2_CEND_FFCLR | W   | 12      | 0           | Clears the count completion interrupt source bit for CMP2 on channel   |
|                     |     |         |             | 1.                                                                     |
| CH1_CMP1_LEND_FFCLR | W   | 11      | 0           | Clears the loop completion interrupt source bit for CMP1 on channel 1. |
| CH1_CMP1_CEND_FFCLR | W   | 10      | 0           | Clears the count completion interrupt source bit for CMP1 on channel   |
|                     |     |         |             | 1.                                                                     |
| CH1_CMP0_LEND_FFCLR | W   | 9       | 0           | Clears the loop completion interrupt source bit for CMP0 on channel 1. |
| CH1_CMP0_CEND_FFCLR | W   | 8       | 0           | Clears the count completion interrupt source bit for CMP0 on channel   |
|                     |     |         |             | 1.                                                                     |
| Reserved            | R   | 7:6     | 0H          | Reserved. When these bits are read, 0 is returned for each bit.        |
| CH0_CMP2_LEND_FFCLR | W   | 5       | 0           | Clears the loop completion interrupt source bit for CMP2 on channel 0. |
| CH0_CMP2_CEND_FFCLR | W   | 4       | 0           | Clears the count completion interrupt source bit for CMP2 on channel   |
|                     |     |         |             | 0.                                                                     |
| CH0_CMP1_LEND_FFCLR | W   | 3       | 0           | Clears the loop completion interrupt source bit for CMP1 on channel 0. |
| CH0_CMP1_CEND_FFCLR | W   | 2       | 0           | Clears the count completion interrupt source bit for CMP1 on channel   |
|                     |     |         |             | 0.                                                                     |
| CH0_CMP0_LEND_FFCLR | W   | 1       | 0           | Clears the loop completion interrupt source bit for CMP0 on channel 0. |
| CH0_CMP0_CEND_FFCLR | W   | 0       | 0           | Clears the count completion interrupt source bit for CMP0 on channel   |
|                     |     |         |             | 0.                                                                     |

Remark 1: The interrupt source is cleared.

0: The interrupt source is retained.

# 4. Description of Functions

## 4.1 PWM Operation

#### 4.1.1 When one counter is started

The following shows an example of when only counter 0 of channel 0 (counter 0; PWM\_CH0\_CNT0) is started.

PWM\_CH0\_TOTAL0 = 0000\_0009H: Total cycle: PWM\_PWCLK × 9 cycles
 PWM\_CH0\_DELAY0 = 0000\_0005H: Delay value: PWM\_PWCLK × 5 cycles

PWM\_CH0\_LEDGE0 = 0000\_0004H: Leading edge setting: 4 cycles
 PWM\_CH0\_TEDGE0 = 0000\_0007H: Trailing edge setting: 7 cycles

• PWM\_CH0\_MODE = 0000\_0001H: Automatic stop disabled (repeat mode set) and inversion of PWM\_CMP0 not specified



Figure 4-1. Timing When Only Counter 0 Runs

- <1> Counter 0 starts at the rising edge of PWCLK three cycles after the CMP\_EN0 bit of the PWM\_CH0\_MODE register is set to 1 and the PWM\_START bit of the PWM\_CTRL register is set to 1.
- <2> If a delay value is set in the PWM\_CH0\_DELAY0 register, counter 0 continues counting up to that value. The output from PWM\_CMP0 remains low level.
- <3> When the counter value matches the value of PWM\_CH0\_DELAY0, counter 0 is set to 1 in the next cycle (T2 timing).
- <4> Counter 0 starts counting at T2 again. When the counter value matches the PWM\_CH0\_LEDGE0 value, PWM\_CMP0 outputs a high level at the next cycle.
- <5> In the next cycle after the value of counter 0 matches TEDGE0 (T4 timing), the PWM\_CMP0 output becomes low level. PWM\_CMP0 continues outputting a low level until the values of TOTAL0 and counter 0 match.
- <6>If the values of counter 0 and TOTAL0 match, counter 0 is set to 1 in the next cycle (T5 timing).
- <7> After the T5 timing, the operation of T2 to T5 is repeated.



#### 4.1.2 When one counter is started and output is inverted at PWM\_CNT0

PWM\_CH0\_TOTAL0 = 0000\_0009H: Total cycle: PWM\_PWCLK × 9 cycles
 PWM\_CH0\_DELAY0 = 0000\_0005H: Delay value: PWM\_PWCLK × 5 cycles
 PWM\_CH0\_LEDGE0 = 0000\_0004H: Leading edge setting: 4 cycles

• PWM\_CH0\_LEDGE0 = 0000\_0004H: Leading edge setting: 4 cycles • PWM\_CH0\_TEDGE0 = 0000\_0007H: Trailing edge setting: 7 cycles

• PWM\_CH0\_MODE = 0000\_0005H: Automatic stop disabled (repeat mode set) and inversion of

PWM\_CMP0 specified

Figure 4-2. Only Counter 0 Runs and PWM\_CMP0 Value Is Inverted



The waveform generated in CMP0 (CMP0 internal waveform) is inverted when PWM\_CMP0 is output if inversion is specified.

# 4.1.3 When looping is enabled

The following describes the operation when looping is specified for counter 0 of channel 0.

If looping is specified, counter 0 automatically stops after loop repeats the specified number of times.

This example applies when counter 0 of channel 0 is set as follows.

PWM\_CH0\_TOTAL0 = 0000\_0009H
 PWM\_CH0\_DELAY0 = 0000\_0006H
 PWM\_CH0\_LEDGE0 = 0000\_0004H
 PWM\_CH0\_TEDGE0 = 0000\_0007H

• PWM\_CH0\_MODE = 0000\_0003H: Automatic stop enabled and counter 0 enabled



Figure 4-3. Start Operation When Looping Is Enabled



Figure 4-4. Termination Operation When Looping Is Enabled

PWM\_CH0\_CNT0 and PWM\_CH0\_LCNT0 stop at the next cycle after loop counter 0 matches the specified value. The PWM0\_OUT output remains low level.

# 4.1.4 When three counters are started (AND specified)

The following shows an example when counters 0 to 2 are set and started as follows.

| The folio wing shows an enamp |               | 2 are set and started as rone wat                          |
|-------------------------------|---------------|------------------------------------------------------------|
| • PWM_CH0_TOTAL0              | = 0000_0009H: | Counter 0 total cycle: PWM_PWCLK × 9 cycles                |
| • PWM_CH0_DELAY0              | = 0000_0005H: | Counter 0 delay value: PWM_PWCLK × 5 cycles                |
| • PWM_CH0_LEDGE0              | = 0000_0004H: | Counter 0 leading edge setting: 4 cycles                   |
| • PWM_CH0_TEDGE0              | = 0000_0003H: | Counter 0 trailing edge setting: 3 cycles                  |
|                               |               |                                                            |
| • PWM_CH0_TOTAL1              | = 0000_0002H: | Counter 1 total cycle: PWM_PWCLK × 2 cycles                |
| • PWM_CH0_DELAY1              | = 0000_0005H: | Counter 1 delay value: PWM_PWCLK × 5 cycles                |
| • PWM_CH0_LEDGE1              | = 0000_0000H: | Counter 1 leading edge setting: 0 cycles                   |
| • PWM_CH0_TEDGE1              | = 0000_0001H: | Counter 1 trailing edge setting: 1 cycle                   |
|                               |               |                                                            |
| • PWM_CH0_TOTAL2              | = 0000_0011H: | Counter 2 total cycle: PWM_PWCLK × 17 cycles               |
| • PWM_CH0_DELAY2              | = 0000_0004H: | Counter 2 delay value: PWM_PWCLK × 4 cycles                |
| • PWM_CH0_LEDGE2              | = 0000_0001H: | Counter 2 leading edge setting: 1 cycle                    |
| • PWM_CH0_TEDGE2              | = 0000_0010H: | Counter 2 trailing edge setting: 16 cycles                 |
|                               |               |                                                            |
| • PWM_CH0_MODE                | = 0001_0111H: | The operation of CMP_EN0 to CMP_EN2 is enabled.            |
|                               |               | The output of CMP0 to CMP2 is not inverted.                |
|                               |               | Automatic stop is not enabled.                             |
|                               |               | ANDing of each counter output is specified by the MOD bit. |
|                               |               |                                                            |



Figure 4-5. Operation of Counters 0 to 2: With AND Specified

The values generated by PWM\_CMP0 to PWM\_CMP2 are internally ANDed and output from PWM0\_OUT.

# 4.2 Interrupt Timing

There are interrupts for each counter in the PWM interface and an interrupt source is generated when the counter reaches the total cycle value. An interrupt source is also generated when the loop count terminates.

When an enabled interrupt source is generated, the source is set to PWM\_INTSTATUS and the ORed interrupt signal is output. The interrupt source is cleared by using the PWM\_INTFFCLR register.

An example is shown below.

- Only CMP0 of channel 0 operates
- Interrupt output of CMP0 of channel 0 is enabled by setting INT\_ENSET to 0000\_0001H
- PWM\_CH0\_TOTAL0 = 8



Figure 4-6. Interrupt Timing (Clock Control)

If the value of counter 0 matches the specified value (T1 in Figure 4-6), the internal signal becomes active in the second PWM\_PCLK cycle (T2 in Figure 4-6) and the interrupt source is reflected in the

PWM\_INTRAWSTATUS register in the next PWM\_PCLK cycle (T3 in Figure 4-6). If an interrupt source is enabled, the interrupt output signal PWM\_INT also becomes active.

The internal signal becomes inactive in the third PWM\_PWCLK cycle or later after T3 (T4 in Figure 4-6) and in the second PWM\_PCLK cycle after that (T5 in Figure 4-6).

## 4.3 Clock/Reset

#### 4.3.1 Clock

While REQ signal and ACK signal are an activist, a PWM clock request signal also makes PCLKREQ active, and controls so that PWM\_PCLK may be supplied.

An example of timing of clock supply of APB is indicated in the following figure.



Figure 4-7. PCLKREQ

#### 4.3.2 Reset

An asynchronous reset signal of PWM will be 2CLK need until a reset of PWM is released after an asynchronous clock is released.

# 5. Usage

# 5.1 Procedure for Generating Waveform in PWM Interface

# 5.1.1 Procedure of setting

A procedure of basic setting of PWM is below. Something of the same number is inconsecutive by order.

Table 5-1. Procedure of setting

| Order of the setting | Register       | contents                                                              |
|----------------------|----------------|-----------------------------------------------------------------------|
| 1                    | PWM_CHx_DELAYn | Delay value setting                                                   |
| 1                    | PWM_CHx_TOTALn | General cycle setting                                                 |
| 1                    | PWM_CHx_LEDGEn | Leading edge setting                                                  |
| 1                    | PWM_CHx_TEDGEn | Trading edge setting                                                  |
| 1                    | PWM_CHx_LOOPn  | Loop count setting (Only when the loop count of times is designated.) |
| 1                    | PWM_INTENSET   | Interrupt enable setting                                              |
| 1                    | PWM_CHx_MODE   | Mode setting                                                          |
| 4                    | PWM_CTRL       | PWM_START is set as counter operation starting.                       |

Caution Setting this register is prohibited while the counter is running. The operation is not guaranteed if this register is set when the PWM\_START bit of the PWM\_Chx\_CTRL register is set to 1.

# 5.1.2 Processing flow

The following figure shows the processing flow of PWM\_CHx\_CMPn waveform generation.



Figure 5-1. Waveform Generation Flow

#### 5.2 Cautions and Restrictions

- <1> The PWM interface uses only rising edges. It does not use falling edges.
- <2> PWM\_PCLK is not synchronized with PWM\_PWCLK0 or PWM\_PWCLK1.
- <3> The PWM interface is initialized by PWM\_RSTZ. Since PWM\_RSTZ is synchronized with the system clock, the APB interface is synchronously reset and PWM channels 0 and 1 are asynchronously reset.
- <4> Though one channel has three counters, starting these counters separately (for example, starting counter 1 after starting counter 0) is prohibited. If they are started separately, the phase between the counters cannot be guaranteed. Change the settings after making PWM\_START inactive.
- <5> Due to the PWM interface circuit configuration, the following restrictions apply to the settings of PWM\_CHx\_LEDGEn (leading edge), PWM\_Chx\_TEDGEn (trailing edge), and PWM\_CHx\_TOTALn (total).
  - Keep the following relationship for the setting values: LEDGE < TEDGE ≤ TOTAL
  - Setting PWM\_CHx\_TOTALn to 0000\_0000H is prohibited.
  - The counter remains at 1 if PWM\_CHx\_TOTALn is set to 0000\_0001H.
  - No LEDGE period is given if PWM\_CHx\_LEDGEn is set to 0000\_0000H.
  - Setting PWM\_CHx\_TEDGEn to 0000\_0000H is prohibited.
- <6> If the setting interval for the same source is "PWM\_PCLK cycle × 4 + PWM\_PWCLKx cycle × 4" or shorter, the source may not be set correctly after the source is cleared. In this case, the source is set at the next source setting timing.
- <7> When restarting a counter, set the PWM\_START bit to 0 and wait for at least three PWM\_PWCLKx cycles.

**Remark** x = 0 or 1n = 0 to 2

# EMMA Mobile EV2 User's Manual: Pulse Width Modulation Interface

| Rev. | Date         | Description |                                                            |  |  |
|------|--------------|-------------|------------------------------------------------------------|--|--|
|      |              | Page        | Summary                                                    |  |  |
| 1.00 | Feb 26, 2010 | _           | 1 <sup>st</sup> revision release                           |  |  |
| 2.00 | Jun 7, 2010  | _           | Incremental update from comments to the 1.0.               |  |  |
| 3.00 | May 31, 2011 | _           | Document format changed.                                   |  |  |
| 4.00 | Dec 21, 2011 | 13          | Chapter 3.2.2 (6) corrected. (bit[15:0] after reset value) |  |  |

EMMA Mobile EV2 User's Manual: Pulse Width Modulation Interface

Publication Date: Rev.1.00 Feb 26, 2010

Rev.4.00 Dec 21, 2011

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

# Pulse Width Modulation Interface

EMMA Mobile EV2

